DocumentCode :
2147312
Title :
An area-efficient network interface for a TDM-based Network-on-Chip
Author :
Sparso, Jens ; Kasapaki, Evangelia ; Schoeberl, Martin
Author_Institution :
Department of Informatics and Mathematical Modelling, Technical University of Denmark, Denmark
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1044
Lastpage :
1047
Abstract :
Network interfaces (NIs) are used in multi-core systems where they connect processors, memories, and other IP-cores to a packet switched Network-on-Chip (NOC). The functionality of a NI is to bridge between the read/write transaction interfaces used by the cores and the packet-streaming interface used by the routers and links in the NOC. The paper addresses the design of a NI for a NOC that uses time division multiplexing (TDM). By keeping the essence of TDM in mind, we have developed a new area-efficient NI micro-architecture. The new design completely eliminates the need for FIFO buffers and credit based flow control - resources which are reported to account for 50–85% of the area in existing NI designs. The paper discusses the design considerations, presents the new NI micro-architecture, and reports area figures for a range of implementations.
Keywords :
Clocks; Network interfaces; Network-on-chip; Nickel; Program processors; Schedules; Time division multiplexing; Multiprocessor interconnection networks; Realtime systems; Time division multiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.217
Filename :
6513663
Link To Document :
بازگشت