DocumentCode :
2147626
Title :
A fast and effective DFT for test and diagnosis of power switches in SoCs
Author :
Huang, Xiaoyu ; Mathew, Jimson ; Shafik, Rishad A. ; Bhattacharjee, Subhasis ; Pradhan, Dhiraj K.
Author_Institution :
Department of Computer Science, University of Bristol, UK
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1089
Lastpage :
1092
Abstract :
Power switches are increasingly becoming dominant leakage power reduction technique for sub-100nm CMOS technologies. Hence, fast and effective DFT solution for test and diagnosis of power switches is much needed to facilitate faster identification of potential faults and their locations. In this paper, we present a novel, coarse-grain DFT solution enabling divide and conquer based test and diagnosis solution of power switches. The proposed solution benefits from exponential time savings compared to previously reported solutions. Our DFT solution requires only (2⌈log2m⌈ + 3) clock cycles in the worst case for test and diagnosis for m-segment power switches. These time savings are further substantiated by effective discharge circuit design, which eliminates the possibility of false test and hence significantly reducing the charge and discharge times. We validated the effectiveness of our proposed solution through SPICE simulations on a number of ISCAS benchmark circuits, synthesized using 90nm gate libraries.
Keywords :
Circuit faults; Delays; Discharges (electric); Discrete Fourier transforms; Switches; Testing; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.229
Filename :
6513675
Link To Document :
بازگشت