DocumentCode
2148106
Title
Formal hardware verification with BDDs: an introduction
Author
Hu, Alan J.
Author_Institution
Dept. of Comput. Sci., British Columbia Univ., Vancouver, BC, Canada
Volume
2
fYear
1997
fDate
20-22 Aug 1997
Firstpage
677
Abstract
This paper is a brief introduction to the main paradigms for using BDDs (binary decision diagrams) in formal hardware verification. The paper addresses two audiences: for people doing theoretical BDD research, the paper gives a glimpse of the problems in the main application area; and for people building hardware, the paper gives a peek under the hood of the formal verification technologies that are rapidly gaining industrial importance. Topics described include combinational equivalence checking, symbolic simulation, sequential equivalence checking, model checking and symbolic trajectory evaluation
Keywords
Boolean functions; combinational circuits; diagrams; formal verification; logic design; symbol manipulation; BDD; binary decision diagrams; combinational equivalence checking; formal hardware verification; logic design; model checking; research; sequential equivalence checking; symbolic simulation; symbolic trajectory evaluation; Application software; Binary decision diagrams; Boolean functions; Computational modeling; Computer bugs; Computer science; Data structures; Formal verification; Hardware; Paper technology;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications, Computers and Signal Processing, 1997. 10 Years PACRIM 1987-1997 - Networking the Pacific Rim. 1997 IEEE Pacific Rim Conference on
Conference_Location
Victoria, BC
Print_ISBN
0-7803-3905-3
Type
conf
DOI
10.1109/PACRIM.1997.620351
Filename
620351
Link To Document