Title :
Fourier domain decoding algorithm of non-binary LDPC codes for parallel implementation
Author :
Kasai, Kenta ; Sakaniwa, Koichi
Author_Institution :
Tokyo Inst. of Technol., Tokyo, Japan
Abstract :
For decoding non-binary low-density parity-check (LDPC) codes, logarithm-domain sum-product (Log-SP) algorithms were proposed for reducing quantization effects of SP algorithm in conjunction with FFT. Since FFT is not applicable in the logarithm domain, the computations required at check nodes in the Log-SP algorithms are computationally intensive. What is worse, check nodes usually have higher degree than variable nodes. As a result, most of the time for decoding is used for check node computations, which leads to a bottleneck effect. In this paper, we propose a Log-SP algorithm in the Fourier domain. With this algorithm, the role of variable nodes and check nodes are switched. The intensive computations are spread over lower-degree variable nodes, which can be efficiently calculated in parallel. Furthermore, we develop a fast calculation method for the estimated bits and syndromes in the Fourier domain.
Keywords :
decoding; fast Fourier transforms; parity check codes; FFT; Fourier domain decoding; log-SP algorithm; logarithm-domain sum-product; nonbinary LDPC codes; nonbinary low-density parity-check codes; parallel implementation; quantization effects; Decoding; Encoding; Fourier transforms; Parity check codes; Program processors; Quantization; Switches; Galois field; iterative decoding; non-binary LDPC codes; parallel implementation;
Conference_Titel :
Acoustics, Speech and Signal Processing (ICASSP), 2011 IEEE International Conference on
Conference_Location :
Prague
Print_ISBN :
978-1-4577-0538-0
Electronic_ISBN :
1520-6149
DOI :
10.1109/ICASSP.2011.5946358