Title :
Precision ion implantation: A critical tool for advanced device processing
Author :
Gossmann, Hans-Joachim L. ; Thanigaivelan, Thirumal ; Hatem, Christopher
Author_Institution :
Varian Semicond. Equip. Assoc., Gloucester, MA, USA
Abstract :
The scaling requirements of device technologies beyond 100 nm can only be satisfied by careful thermal process and defect engineering. We will demonstrate the need for precision ion implantation by focusing on three areas: (1) Junction Formation: Thermal processes trend to ultimately diffusion-less anneals such as laser or flash annealing. As a consequence, the final dopant distribution is more and more dominated by the as-implanted one, which makes implant angle precision imperative. Using TCAD simulations we analyze implant precision requirements for 32 nm half-pitch high-performance logic. A Pareto chart of process variables and their impact on transistor Idsat is developed. (2) Well Formation: Changing the implant angles during well formation to 0° results in improved STI isolation or alternatively in significant die-size reduction. Additionally, channeling implants produce less defects in the surface region leading to a reduction in leakage. Using TCAD simulations of a 80 nm DRAM technology we analyze both aspects quantitatively. (3) Elimination of Residual Damage After Diffusion-Less Anneal: We present results of two techniques designed to eliminate residual damage without the need for a post-anneal thermal process step. Both methods rely on supplementing and/or enhancing amorphization during implantation.
Keywords :
DRAM chips; Pareto analysis; annealing; ion implantation; isolation technology; semiconductor device models; technology CAD (electronics); thermal analysis; DRAM technology; Pareto chart; STI isolation; TCAD simulation; advanced device processing; amorphization; channeling implants; defect engineering; die-size reduction; diffusion-less annealing; dopant distribution; half-pitch high-performance logic; implant angle precision requirement; junction formation; postanneal thermal process step; precision ion implantation; residual damage; size 32 nm; size 80 nm; thermal process; transistor Idsat; Analytical models; FETs; Implants; Ion implantation; Isolation technology; Logic devices; Random access memory; Shadow mapping; Simulated annealing; Thermal engineering;
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
DOI :
10.1109/ICSICT.2008.4734792