DocumentCode :
2149721
Title :
An enhanced double-TSV scheme for defect tolerance in 3D-IC
Author :
Shih, Huang-Chia ; Wu, Cheng-Wen
Author_Institution :
Department of Electrical Engineering, National Tsing Hua University, Hsinchu, Taiwan
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1486
Lastpage :
1489
Abstract :
Die stacking based on Through-Silicon Via (TSV) is considered as an efficient way to reducing power consumption and form factor. In the current stage, the failure rate of TSV is still high, so some type of defect tolerance scheme is required. Meanwhile, the concept of double-via, which is normally used in traditional layer to layer interconnection, can be one of the feasible tolerance schemes. Double-via/TSV has a benefit compared to TSV repair: it can eliminate the fuse configuration procedure as well as the fuse layer. However, double-TSV has a problem of signal degradation and leakage caused by short defects. In this work, an enhanced scheme for double-TSV is proposed to solve the short-defect problem through signal path division and VDD isolation. Result shows that the enhanced double-TSV can tolerate both open and short defects, with reasonable area and timing overhead.
Keywords :
Fuses; Integrated circuit modeling; Maintenance engineering; Stacking; Switches; Three-dimensional displays; Through-silicon vias; 3D-IC; TSV; defect tolerance; open-defect; short-defect; yield improvement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.302
Filename :
6513748
Link To Document :
بازگشت