DocumentCode :
2150015
Title :
A Novel Clock Duty-Cycle Corrector of DSP Systems
Author :
Zeng, Xianjun ; Ji, Rong ; Huang, Shizhen ; Chen, Liang ; Luo, Gang ; Zhang, Junfeng
Volume :
2
fYear :
2008
fDate :
27-30 May 2008
Firstpage :
561
Lastpage :
564
Abstract :
A novel 50% duty-cycle corrector (DCC) of digital signal processing (DSP) systems, designed with a purely digital phase-blending technique, is presented in this paper. The novel features of the proposed DCC includes a higher reliability against process, voltage and temperature variation due to the use of the synchronous mirror delay (SMD) technique, no-skew output clock, and a much faster duty-cycle correction speed compared to conventional DCC´s. When designed with a 0.13-μm CMOS technology, the acceptable duty-cycle of the input signal ranges from 10% to 90% when the clock frequency is 400 MHz and the correction operation spends 4 clock cycles with the corrected duty-cycle varying from 48% to 52%.
Keywords :
CMOS technology; Clocks; Delay; Digital signal processing; Frequency; Mirrors; Process design; Signal design; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing, 2008. CISP '08. Congress on
Conference_Location :
Sanya, China
Print_ISBN :
978-0-7695-3119-9
Type :
conf
DOI :
10.1109/CISP.2008.706
Filename :
4566365
Link To Document :
بازگشت