DocumentCode :
2150106
Title :
FPGA latency optimization using system-level transformations and DFG restructuring
Author :
Gomez-Prado, Daniel ; Ciesielski, Maciej ; Tessier, Russell
Author_Institution :
Department of Electrical and Computer Engineering, University of Massachusetts, Amherst, USA
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1553
Lastpage :
1558
Abstract :
This paper describes a system-level approach to improve the latency of FPGA designs by performing optimization of the design specification on a functional level prior to high-level synthesis. The approach uses Taylor Expansion Diagrams (TEDs), a functional graph-based design representation, as a vehicle to optimize the dataflow graph (DFG) used as input to the subsequent synthesis. The optimization focuses on critical path compaction in the functional representation before translating it into a structural DFG representation. Our approach engages several passes of a traditional high-level synthesis (HLS) process in a simulated annealing-based loop to make efficient cost tradeoffs. The algorithm is time efficient and can be used for fast design space exploration. The results indicate a latency performance improvement of 22% on average versus HLS with the initial DFG for a series of designs mapped to Altera Stratix II devices.
Keywords :
Algorithm design and analysis; Clocks; Delays; Field programmable gate arrays; Multiplexing; Optimization; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.316
Filename :
6513762
Link To Document :
بازگشت