DocumentCode :
2150204
Title :
Fast shared on-chip memory architecture for efficient hybrid computing with CGRAs
Author :
Lee, Jongeun ; Jeong, Yeonghun ; Seo, Sungsok
Author_Institution :
School of ECE, Ulsan National Institute of Science and Technology, Korea
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1575
Lastpage :
1578
Abstract :
While Coarse-Grained Reconfigurable Architectures (CGRAs) are very efficient at handling regular, compute-intensive loops, their weakness at control-intensive processing and the need for frequent reconfiguration require another processor, for which usually a main processor is used. To minimize the overhead arising in such collaborative execution, we integrate a dedicated sequential processor (SP) with a reconfigurable array (RA), where the crucial problem is how to share the memory between SP and RA while keeping the SP´s memory access latency very short. We present a detailed architecture, control, and program example of our approach, focusing on our optimized on-chip shared memory organization between SP and RA. Our preliminary results demonstrate that our optimized memory architecture is very effective in reducing kernel execution times (23.5% compared to a more straightforward alternative), and our approach can reduce the RA control overhead and other sequential code execution time in kernels significantly, resulting in up to 23.1% reduction in kernel execution time, compared to the conventional system using the main processor for sequential code execution.
Keywords :
Decoding; Instruments; Irrigation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.320
Filename :
6513766
Link To Document :
بازگشت