DocumentCode :
2152601
Title :
Design and implementation of a high-performance 64-bit floating-point reciprocal and square root reciprocal unit
Author :
Feng, Chaochao ; Li, Shaoqing ; Zhang, Minxuan
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1851
Lastpage :
1854
Abstract :
This paper designs a 64-bit floating-point reciprocal and square root reciprocal unit of a stream processor (FT64), which combines the methods of table look-up and functional iteration to implement division and square root operations. This unit which is implemented with two pipeline stages provides the initial value for the iteration of division and square root. A semi-custom and full-custom mixed design method is adopted to improve its performance, and a mixed verification method is also proposed to verify the unit. The results of verification show that the unit can achieve the performance of 1 GHz under the typical condition of 0.13 ¿m CMOS technology.
Keywords :
CMOS integrated circuits; floating point arithmetic; integrated circuit design; microprocessor chips; table lookup; CMOS technology; floating-point reciprocal unit; frequency 1 GHz; functional iteration; mixed verification method; size 0.13 mum; square root reciprocal unit; stream processor; table look-up; word length 64 bit; CMOS technology; Chaos; Concurrent computing; Decoding; Distributed computing; Distributed processing; Laboratories; Pipelines; Signal generators; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734918
Filename :
4734918
Link To Document :
بازگشت