DocumentCode :
2153404
Title :
A low kick back noise latched comparator for high speed folding and interpolating ADC
Author :
Yu, Qi ; Zhibiao, Shao ; Ting, Chen ; Guohe, Zhang
Author_Institution :
Dept. of Electron. Sci. & Technol., Xi´´an JiaoTong Univ., Xi´´an, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1973
Lastpage :
1976
Abstract :
This paper presents an improved latched comparator which is suitable for high speed folding and interpolation ADC. The proposed comparator minimizes the kick back noise while regenerates the analog input signals. Injection reducing switch is introduced to suppress clock feedthrough and charge injection error. Transistors in common-gate arrangement are inserted to reduce kick back noise. Simulated result of the proposed circuit in a 0.18 ¿m standard CMOS technology show that, this comparator achieves low kick back noise to 0.2 mV, exhibits low power dissipation of 53 ¿W at 1.8 V supply compared with conventional architectures at a very high speed operation of 250 MHz.
Keywords :
CMOS integrated circuits; VHF devices; analogue-digital conversion; comparators (circuits); analog input signal; analogue-digital conversion; charge injection error; clock feedthrough suppression; frequency 250 MHz; high speed folding ADC; interpolating ADC; low kick back noise latched comparator; power 53 muW; size 0.18 mum; standard CMOS technology; voltage 0.2 mV; voltage 1.8 V; Capacitors; Circuit noise; Circuit simulation; Clocks; Interpolation; Noise reduction; Parasitic capacitance; Power dissipation; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734948
Filename :
4734948
Link To Document :
بازگشت