Title :
A novel calibration technique applying to an adaptive-bandwidth PLL
Author :
Ying, Song ; Yuan, Wang ; Song, Jia ; Baoying, Zhao
Author_Institution :
Key Lab. of Microelectron. Devices & Circuits, Peking Univ., Peking, China
Abstract :
This paper proposes a novel calibration technique and its application on an adaptive-bandwidth PLL. The new calibration method reduces calibration time by using an improved dual-edge phase detector to compare frequency difference directly. The maximum calibration time is less than five comparison periods. With the calibration technique and an adaptive bandwidth, the PLL can maintain optimal performance during the whole working range. The proposed circuit has been implemented in 0.18 um CMOS logic process. Results show that the calibration time is less than 1.2¿s, and the total locking time is less than 3¿s. The PLL has good jitter performance within its operating range from 860 MHz to 2.1GHz.
Keywords :
CMOS logic circuits; calibration; phase detectors; phase locked loops; CMOS logic process; adaptive-bandwidth PLL; calibration technique; dual-edge phase detector; frequency 860 MHz to 2.1 GHz; jitter performance; size 0.18 mum; Bandwidth; CMOS logic circuits; Calibration; Circuit optimization; Counting circuits; Phase frequency detector; Phase locked loops; Tuning; Voltage; Voltage-controlled oscillators; PLL; calibration; low jitter;
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
DOI :
10.1109/ICSICT.2008.4734971