DocumentCode
2154031
Title
Design and verification of the programming circuit in an application-specific FPGA
Author
Yang, Zhichao ; Chen, Stanley L. ; Liu, Zhongli
Author_Institution
Inst. of Semicond., Chinese Acad. of Sci., Beijing, China
fYear
2008
fDate
20-23 Oct. 2008
Firstpage
2047
Lastpage
2050
Abstract
In this paper we present a methodology and its implementation for the design and verification of programming circuit used in a family of application-specific FPGAs that share a common architecture. Each member of the family is different either in the types of functional blocks contained or in the number of blocks of each type. The parametrized design methodology is presented here to achieve this goal. Even though our focus is on the programming circuitry that provides the interface between the FPGA core circuit and the external programming hardware, the parametrized design method can be generalized to the design of entire chip for all members in the FPGA family. The method presented here covers the generation of the design RTL files and the support files for synthesis, place-and-route layout and simulations. The proposed method is proven to work smoothly within the complete chip design methodology. We will describe the implementation of this method to the design of the programming circuit in details including the design flow from the behavioral-level design to the final layout as well as the verification. Different package options and different programming modes are included in the description of the design. The circuit design implementation is based on SMIC 0.13-micron CMOS technology.
Keywords
application specific integrated circuits; field programmable gate arrays; formal verification; logic design; application-specific FPGA; behavioral-level design; parametrized design methodology; programming circuit; programming hardware; size 0.13 micron; CMOS technology; Circuit simulation; Circuit synthesis; Circuit testing; Design methodology; Field programmable gate arrays; Hardware; Logic programming; Packaging; Reconfigurable logic;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location
Beijing
Print_ISBN
978-1-4244-2185-5
Electronic_ISBN
978-1-4244-2186-2
Type
conf
DOI
10.1109/ICSICT.2008.4734975
Filename
4734975
Link To Document