DocumentCode :
2154042
Title :
Fault tolerant secured system using novel cellular automata
Author :
Anburaj, B. ; Muthukrishnan, A.
Author_Institution :
Anna Univ. of Technol. Madurai, Madurai, India
fYear :
2012
fDate :
21-22 March 2012
Firstpage :
620
Lastpage :
624
Abstract :
A Cellular Automata based error correcting scheme is used to design a low power, high throughput and hardware efficient system, in which the system requires less number of hardware modules compare than the existing error correcting techniques. In existing Reed-Solomon error correcting and error detecting techniques, there is a possible to correct only a single byte error and detect double byte error, either in check byte or in information byte. By using Cellular Automata (CA) based codes, we can perform simultaneous double byte error correction and double byte error detection in both check byte as well as information byte. And also extended capacity of information bits will be achieved by using Cellular Automata based rules.
Keywords :
Reed-Solomon codes; cellular automata; error correction codes; error detection codes; fault tolerant computing; CA based code; Reed-Solomon error correcting technique; cellular automata; check byte; double byte error correction; double byte error detection; error detecting technique; fault tolerant secured system; hardware efficient system; hardware module; information bits capacity; information byte; low power system; system throughput; Clocks; Decoding; Error correction codes; Hardware; Integrated circuits; Noise; Parity check codes; Reed-Solomon (RS) code; Syndrome Generator (SG); cellular automata;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Electronics and Electrical Technologies (ICCEET), 2012 International Conference on
Conference_Location :
Kumaracoil
Print_ISBN :
978-1-4673-0211-1
Type :
conf
DOI :
10.1109/ICCEET.2012.6203894
Filename :
6203894
Link To Document :
بازگشت