Title :
A low power dynamic pseudo random bit generator for test pattern generation
Author :
Hou, Li-Gang ; Peng, Xiao-Hong ; Wu, Wu-Chen
Author_Institution :
VLSI & Syst. Lab., Beijing Univ. of Technol., Beijing, China
Abstract :
Pseudo random bit generator is widely used in BIST for test pattern generation. Typical pseudo random bit generator adopts linear feedback shift register (LFSR) as its basic circuit. Dynamic LFSR (DLFSR[1]) which has better cryptographic properties with respect to typical LFSR consumes more power. This paper forwards a low power DLFSR (LDLFSR) circuit which achieves comparable performance with less power consumption. Typical LFSR, a DFLSR[1], a LDLFSR are compared on randomness property and inviolability property. Multi-layer perceptron neural networks are used to test these LFSRs¿ inviolability property. Result shows that LDLFSR keeps comparable performance with a 7% power reduction and a 5.6% area reduction.
Keywords :
built-in self test; circuit feedback; cryptography; integrated circuit testing; multilayer perceptrons; shift registers; BIST; cryptographic properties; linear feedback shift register; low power dynamic pseudo random bit generator; multi-layer perceptron neural networks; test pattern generation; Built-in self-test; Cryptography; Energy consumption; Feedback circuits; Linear feedback shift registers; Multi-layer neural network; Multilayer perceptrons; Neural networks; Power generation; Test pattern generators;
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
DOI :
10.1109/ICSICT.2008.4734986