Title :
A high-speed low-power pulse-swallow divider with robustness consideration
Author :
Pan, Jie ; Yang, Haigang ; Yang, Li-wu
Author_Institution :
Inst. of Electron., Chinese Acad. of Sci., Beijing, China
Abstract :
A high-speed low-power programmable pulse-swallow divider is designed and fabricated in SMIC 0.18-¿m CMOS process. Two critical paths that limit the operating frequency are analyzed. The proposed prescaler based on a shift-register-ring is insensitive to the Modulus Control (MC) during its first few input cycles, and thus wrong divide ratio caused by the MC¿s delay can be avoided. The proposed pulse generator works as a sample/hold block to widen the time slot of the reading process, and thus failure in reading external control words into the swallow counter can also be avoided. A 3.5-GHz integer phase-locked loop (PLL) that uses the divider employing the proposed prescaler and pulse generator provides 21 channels with a 1.2-ppm precision in measurements. The power dissipation is 0.475-mW from a 1.2-V supply under 1.6-GHz operating frequency.
Keywords :
CMOS integrated circuits; MMIC; frequency dividers; phase locked loops; prescalers; pulse generators; SMIC CMOS process; critical paths; divide ratio; frequency 1.5 GHz; frequency 3.5 GHz; high-speed low-power programmable pulse-swallow divider; integer phase-locked loop; modulus control; operating frequency; power 0.475 mW; power dissipation; prescaler; pulse generator; shift-register-ring; voltage 1.2 V; CMOS process; Counting circuits; Delay; Frequency; Phase locked loops; Phase measurement; Power dissipation; Pulse generation; Pulse measurements; Robustness;
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
DOI :
10.1109/ICSICT.2008.4734998