DocumentCode :
2154648
Title :
Low power circuits for NoC-based SoC design
Author :
Song, Zhaohui ; Ma, Guangsheng ; Song, Dalei
Author_Institution :
Sch. of Comput. Sci. & Technol., Harbin Eng. Univ., Harbin, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
2180
Lastpage :
2183
Abstract :
In large-scale system-on-chips (SoCs), the power consumption on the communication infrastructure should be minimized for reliable, feasible, and cost-efficient implementations. An energy-efficient network-on-chip (NoC) is necessary for application to high performance SoC design. Various low-power circuits are designed, and implemented in each open system interconnection layer. Low-swing serial link and source-synchronous serial communication in physical layer and low-energy serial link coding in data-link layer are designed and realized on the NoC. Partially activated crossbar and Mux-Tree based round-robin scheduler are also designed to reduce the power consumption in network layer. Experiment on these low-power circuits demonstrate that the NoC power dissipation is reduced by 38%.
Keywords :
VLSI; integrated circuit design; low-power electronics; network-on-chip; 1. VLSI design; NoC-based SoC design; low power circuits; network-on-chip; open system interconnection layer; power consumption; power dissipation; source-synchronous serial communication; system-on-chips; Energy consumption; Energy efficiency; Integrated circuit interconnections; Large-scale systems; Network-on-a-chip; Open systems; Power system interconnection; Power system reliability; System-on-a-chip; Telecommunication network reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4735001
Filename :
4735001
Link To Document :
بازگشت