Title :
Decimation filters: low-power design and optimization
Author :
Farag, Emad N. ; Yan, Ran-Hong ; Elmasry, M.I.
Author_Institution :
VLSI Res. Group, Waterloo Univ., Ont., Canada
Abstract :
This paper reports on high-level low-power design techniques for a sinc decimation filter. At the heart of these techniques is the minimization of the computational complexity, by the elimination of redundant and irrelevant computations. Proper ordering of the filtering and down-sampling operators can achieve a five times reduction in the computational complexity. The effect of the datapath width optimization on the numerical accuracy and the computational complexity of the sinc decimator is also considered
Keywords :
circuit optimisation; computational complexity; digital filters; filtering theory; minimisation; signal sampling; computational complexity minimization; datapath width optimization; decimation filters; digital signal processors; down sampling operators; filtering; high level low power design; low power design; numerical accuracy; optimization; sinc decimation filter; Computational complexity; Computer architecture; Delta-sigma modulation; Design optimization; Digital signal processors; Filtering; Filters; Minimization; Power dissipation; Silicon carbide;
Conference_Titel :
Communications, Computers and Signal Processing, 1997. 10 Years PACRIM 1987-1997 - Networking the Pacific Rim. 1997 IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
0-7803-3905-3
DOI :
10.1109/PACRIM.1997.620393