DocumentCode :
2155428
Title :
Parallel gain enhancement technique for switched-capacitor circuits
Author :
Venkatram, H. ; Hershberg, Benjamin ; Taehwan Oh ; Gande, Manideep ; Sobue, Kazuki ; Hamashita, K. ; Un-Ku Moon
Author_Institution :
Oregon State Univ., Corvallis, OR, USA
fYear :
2013
fDate :
22-25 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a unified classification model for gain enhancement techniques used in the design of high performance amplifiers. A parallel gain enhancement technique is proposed for switched capacitor circuits which combine the best features of the existing gain enhancement techniques found in continuous-time and discrete-time amplifiers. This technique utilizes two dependent closed loop amplifiers to enhance the open loop DC gain of the main amplifier. This replicated parallel gain enhancement (RPGE) technique enables a very high DC gain amplifier with an improved harmonic distortion performance. A proof of concept pipeline ADC in a 0.18 um CMOS process using RPGE technique achieves 75 dB SNDR, 91 dB SFDR, -87 dB THD at 20 MS/s. The measured 13 bit DNL and INL is +0.75/-0.36 and +0.88/-0.92 LSB respectively. The ADC operates from a supply voltage of 1.3 V, consumes 5.9 mW, occupies 3.06 mm2 and achieves a figure of merit of 65 fJ/CS.
Keywords :
CMOS analogue integrated circuits; amplifiers; harmonic distortion; switched capacitor networks; CMOS process; DC gain amplifier; RPGE technique; closed loop amplifiers; discrete-time amplifiers; harmonic distortion performance; noise figure 75 dB; open loop DC gain; pipeline ADC; power 5.9 mW; replicated parallel gain enhancement; size 0.18 mum; voltage 1.3 V; Bandwidth; Capacitors; Clocks; Gain; Moon; Pipelines; Switched capacitor circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2013 IEEE
Conference_Location :
San Jose, CA
Type :
conf
DOI :
10.1109/CICC.2013.6658439
Filename :
6658439
Link To Document :
بازگشت