DocumentCode :
2155692
Title :
An efficient thermal optimization flow using incremental floorplanning for 3D microprocessors
Author :
Li, Xin ; Ma, Yuchun ; Hong, Xianlong
Author_Institution :
Dept. of Comput. Sci.&Technol., Tsinghua Univ., Beijing, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
2321
Lastpage :
2324
Abstract :
To eliminate hotspots in 3D designs, physical layouts are always adjusted by shifting hot blocks. However, these modifications may degrade the packing area as well as microprocessor performance greatly. Furthermore, to improve time-to-market via design cycle reduction, incremental design must move from an expert methodology to a mainstream design methodology: one that is automated, integrated, reliable, and repeatable. To avoid random incremental modification, which may be inefficient and need long runtime to converge, in this paper, potential gain is modeled for each candidate incremental change. Based on the potential gain, a novel thermal optimization flow to intelligently choose the best incremental operation is presented. Experimental results show that the thermal optimization flow can reduce max on-chip temperature by 34% while performance of the design is still maintained.
Keywords :
integrated circuit layout; microprocessor chips; optimisation; 3D microprocessors; incremental floorplanning; on-chip temperature; thermal optimization flow; Computer architecture; Computer science; Constraint optimization; Delay effects; Design optimization; Microprocessors; Runtime; Temperature; Thermal conductivity; Three-dimensional integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4735044
Filename :
4735044
Link To Document :
بازگشت