Title :
Fast FPGA emulation of background-calibrated SAR ADC with internal redundancy dithering
Author :
Guanhua Wang ; Yun Chiu
Author_Institution :
Texas Analog Center of Excellence, Univ. of Texas at Dallas, Richardson, TX, USA
Abstract :
A custom FPGA emulation platform for the verification of a slowly adapted, background calibration technique for successive-approximation-register (SAR) analog-to-digital converter (ADC) is demonstrated in an Altera DE4 board. The internal redundancy of a sub-binary SAR is exploited for the identification of ten leading bit weights in a 14.5-bit SAR ADC using pseudorandom bit sequence (PRBS) injection with background correlation. Experimental results reveal that the FPGA emulation achieves a 3000× speedup for the same simulation executed on a general-purpose microprocessor.
Keywords :
analogue-digital conversion; field programmable gate arrays; microprocessor chips; random sequences; Altera DE4 board; FPGA emulation platform; PRBS; background calibrated SAR ADC; background correlation; field programmable gate arrays; general purpose microprocessor; internal redundancy dithering; pseudorandom bit sequence; successive approximation register analog-to-digital converter; Adaptation models; Calibration; Capacitors; Emulation; Field programmable gate arrays; MATLAB; Redundancy;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2013 IEEE
Conference_Location :
San Jose, CA
DOI :
10.1109/CICC.2013.6658490