DocumentCode :
2157352
Title :
A/D converter circuit and architecture design for high-speed data communication
Author :
Murmann, Boris
Author_Institution :
Stanford Univ., Stanford, CA, USA
fYear :
2013
fDate :
22-25 Sept. 2013
Firstpage :
1
Lastpage :
78
Abstract :
As modern electrical and optical communication systems transition toward advanced modulation schemes, there exists a pressing need for power efficient A/D converters operating at tens of gigasamples per second. Within this context, this tutorial will cover relevant circuit-and architecture-level design techniques for high-speed CMOS A/D converters. At the circuit level, we will discuss fundamental challenges in the design of track-and-hold circuits and voltage comparators, which will also include a review of clock jitter and metastability. At the architecture level, we consider tradeoffs in the design of time-interleaved SAR and flash converters as well as techniques for the estimation, system-level budgeting and calibration of circuit imperfections.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); data communication; high-speed integrated circuits; integrated circuit design; sample and hold circuits; A/D converter circuit; advanced modulation schemes; circuit-and architecture-level design; clock jitter; electrical communication systems; flash converters; high-speed CMOS A/D converters; high-speed data communication; metastability; optical communication systems; time-interleaved SAR design; track-and-hold circuits design; voltage comparators; Abstracts; CMOS integrated circuits; Context; Modulation; Optical fiber communication; Pressing; Tutorials;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2013 IEEE
Conference_Location :
San Jose, CA
Type :
conf
DOI :
10.1109/CICC.2013.6658509
Filename :
6658509
Link To Document :
بازگشت