DocumentCode :
2157621
Title :
Graph colouring based multi pin net detailed routing for FPGA using SAT
Author :
Mukherjee, Sayan ; Roy, Sandip
Author_Institution :
Dept. of CSE, Dr. B.C. Roy Eng. Coll., Durgapur, India
fYear :
2013
fDate :
22-23 Feb. 2013
Firstpage :
308
Lastpage :
312
Abstract :
A SAT based detailed routing technique for island style FPGA architecture is presented in this paper. This technique uses the graph-colouring paradigm to propose a routing technique which routes multiple nets without decomposing them into 2-pin subnets for simplicity. In spite of this fact, the technique proposed proves to be efficient and scalable since it leverages the computing power of fast SAT solvers running in the back end, as shown by the experiments on benchmark circuits.
Keywords :
field programmable gate arrays; graph colouring; network routing; 2-pin subnets; Boolean satisfiability; SAT; graph colouring based multipin net detailed routing; island style FPGA architecture; Algorithm design and analysis; Boolean functions; Color; Computer architecture; Field programmable gate arrays; Routing; Switches; Boolean Satisfiability; Detailed Routing; FPGA; Graph Colouring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advance Computing Conference (IACC), 2013 IEEE 3rd International
Conference_Location :
Ghaziabad
Print_ISBN :
978-1-4673-4527-9
Type :
conf
DOI :
10.1109/IAdCC.2013.6514241
Filename :
6514241
Link To Document :
بازگشت