DocumentCode :
2158086
Title :
Wire planning for performance and yield enhancement
Author :
Ouyang, Charles ; Ryu, Kyungsuk ; Heineken, Hans ; Khare, Jitu ; Shaikh, Saghir ; Abreu, Manuel D.
Author_Institution :
DFM/DFT Group, Level One Commun., Sacramento, CA, USA
fYear :
2000
fDate :
2000
Firstpage :
113
Lastpage :
116
Abstract :
In this paper, a wire planning strategy at the layout stage is proposed. The strategy addresses deep sub-micron (DSM) issues facing both designers and manufacturing engineers. For designers, the proposed method reduces the magnitude and variance of cross-coupling capacitance, making interconnect delay smaller and more predictable. For manufacturing engineers, the method reduces design sensitivity to random defects and process variations, thereby increasing yield. These objectives are achieved by directing commercial placement and routing tools to utilize routing resources more evenly over the entire die. Example implementations of the wire planning strategy are demonstrated
Keywords :
ULSI; capacitance; circuit layout CAD; delays; integrated circuit interconnections; integrated circuit layout; integrated circuit yield; network routing; wiring; cross-coupling capacitance; deep sub-micron issues; design sensitivity; interconnect delay; layout stage; process variations; random defects; routing resources; wire planning strategy; yield enhancement; Capacitance; Chemical technology; Delay; Design engineering; Design methodology; Integrated circuit interconnections; Manufacturing; Routing; Strategic planning; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2000. CICC. Proceedings of the IEEE 2000
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5809-0
Type :
conf
DOI :
10.1109/CICC.2000.852629
Filename :
852629
Link To Document :
بازگشت