DocumentCode :
2159048
Title :
A parallel DSP-based neural network emulator with CMOS VLSI packet switching hardware
Author :
Schwarz, M. ; Hosticka, B.J. ; Kesper, M. ; Richert, P. ; Scholles, M.
Author_Institution :
Fraunhofer-Inst. of Microelectron. Circuits & Syst., Duisberg, Germany
fYear :
1994
fDate :
22-24 Aug 1994
Firstpage :
381
Lastpage :
391
Abstract :
This work describes a parallel neural network emulator which uses standard DSPs and application-specific VLSI communication processors with an integrated hardware routing algorithm. The use of DSPs as programmable processing elements enables the emulation of different types of neurons including biologically inspired models with learnable synaptic weights and delays, variable neuron gain, and static and dynamic thresholding. Locally interconnected communication processors attached to each DSP can span up a 2D- or 3D-computing grid and thus form a highly parallel network topology capable of global packet switched routing
Keywords :
digital signal processing chips; neural nets; parallel architectures; virtual machines; CMOS VLSI packet switching; DSP-based; global packet switched routing; neural network emulator; parallel; parallel neural network emulator; programmable processing elements; Biological system modeling; Communication standards; Delay; Digital signal processing; Emulation; Neural network hardware; Neural networks; Neurons; Semiconductor device modeling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1994. Proceedings. International Conference on
Conference_Location :
San Francisco, CA
ISSN :
1063-6862
Print_ISBN :
0-8186-6517-3
Type :
conf
DOI :
10.1109/ASAP.1994.331787
Filename :
331787
Link To Document :
بازگشت