Title :
Automated low-power technique exploiting multiple supply voltages applied to a media processor
Author :
Usami, Kimiyoshi ; Nogami, Kazutaka ; Igarashi, Mutsunori ; Minami, Fumihiro ; Kawasaki, Yukio ; Ishikawa, Takashi ; Kanazawa, Masahiro ; Aoki, Takahiro ; Takano, Midori ; Mizuno, Chiharu ; Ichida, Makoto ; Sonoda, Shinji ; Takahashi, Makoto ; Hatanaka, N
Author_Institution :
Toshiba Corp., Kawasaki, Japan
Abstract :
This paper describes an automated design technique to reduce power by making use of two supply voltages. The technique consists of structure synthesis, placement and routing. The structure synthesizer clusters the gates off the critical paths so as to supply the reduced voltage to save power. The placement and routing tool assigns either the reduced voltage or the unreduced one to each row so as to minimize the area overhead. Combining these techniques together, we applied it to the random logic modules of a media processor chip. The combined technique reduced the power by 47% on average with an area overhead of 15% at the random logic, while keeping the performance,
Keywords :
CMOS digital integrated circuits; circuit CAD; digital signal processing chips; integrated circuit layout; logic CAD; multimedia computing; network routing; area overhead; automated design technique; critical paths; low-power technique; media processor; multiple supply voltages; placement; random logic modules; reduced voltage; routing; structure synthesis; CMOS logic circuits; Degradation; Delay; Dynamic voltage scaling; Energy consumption; Leakage current; Random media; Routing; Synthesizers; Threshold voltage;
Conference_Titel :
Custom Integrated Circuits Conference, 1997., Proceedings of the IEEE 1997
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-3669-0
DOI :
10.1109/CICC.1997.606600