• DocumentCode
    2160477
  • Title

    Multi-thread VLIW processor architecture for HDTV decoding

  • Author

    Kim, Hansoo ; Yang, Woo-Seung ; Shin, Myoung-Cheol ; Min, Seung-Jai ; Bae, Seong-Ok ; Park, In-Cheol

  • Author_Institution
    Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    559
  • Lastpage
    562
  • Abstract
    This paper describes a single-chip high definition television (HDTV) decoder which performs system parsing, video decoding, audio decoding and resolution conversion. To process a huge amount of data and deal with various standards in the decoder, a multi-thread processor architecture is proposed to minimize the overhead cycles of task-switching. The features of parallelism and conditional branches in MPEG2 video decoding algorithm are considered to enhance the performance of the embedded processor and to reduce the size of code memory. Experimental results show that the proposed processor architecture is 5.3 times faster than a scalar processor at the cost of negligible increase of code memory
  • Keywords
    decoding; digital signal processing chips; high definition television; instruction sets; multi-threading; parallel architectures; video signal processing; HDTV decoding; MPEG2; audio decoding; code memory; conditional branches; multi-thread VLIW processor; overhead cycles; processor architecture; resolution conversion; system parsing; task-switching; video decoding; Auditory displays; Decoding; Digital video broadcasting; HDTV; Hardware; Streaming media; TV; Transform coding; VLIW; Video compression;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Custom Integrated Circuits Conference, 2000. CICC. Proceedings of the IEEE 2000
  • Conference_Location
    Orlando, FL
  • Print_ISBN
    0-7803-5809-0
  • Type

    conf

  • DOI
    10.1109/CICC.2000.852730
  • Filename
    852730