• DocumentCode
    2163685
  • Title

    CMOS-logic-circuit-compatible DRAM circuit designs for wide-voltage and wide-temperature-range applications

  • Author

    Mizuno, H. ; Oodaira, N. ; Kanno, Y. ; Sakata, T. ; Watanabe, T.

  • Author_Institution
    Central Res. Lab., Hitachi Ltd., Tokyo, Japan
  • fYear
    2000
  • fDate
    15-17 June 2000
  • Firstpage
    120
  • Lastpage
    121
  • Abstract
    We have designed a CMOS-logic-circuit-compatible DRAM circuit with dual-precharge-level sensing and single-bitline rewriting schemes. This DRAM circuitry is well-matched to modern CMOS logic circuitry; both circuits show similar operating speed dependence on supply voltage and temperature: e.g., they operate down to 0.75 V under V/sub th/ of 0.35 V/spl plusmn/0.1 V with a 0.15-/spl mu/m CMOS technology. Hence, on DRAM containing both types of circuit on a single die: these circuits can reach their maximum performance at the same time over wide-voltage and wide-temperature ranges. The estimated t/sub cycle/ of such as a DRAM is 10 ns at V/sub DD/=1.0 V, V/sub th/=0.35 V, and T/sub j/=75/spl deg/C.
  • Keywords
    CMOS logic circuits; CMOS memory circuits; DRAM chips; Integrated circuit design; 0.15 micron; 0.35 to 1 V; 10 ns; 75 C; CMOS-logic-circuit-compatible DRAM; DRAM circuit designs; dual-precharge-level sensing; single-bitline rewriting schemes; wide-temperature-range applications; wide-voltage-range applications; CMOS logic circuits; CMOS technology; Large scale integration; MOSFETs; Random access memory; Switches; Synthetic aperture sonar; Temperature dependence; Temperature sensors; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Circuits, 2000. Digest of Technical Papers. 2000 Symposium on
  • Conference_Location
    Honolulu, HI, USA
  • Print_ISBN
    0-7803-6309-4
  • Type

    conf

  • DOI
    10.1109/VLSIC.2000.852867
  • Filename
    852867