Title :
SMAFTI packaging technology for new interconnect hierarchy
Author :
Kurita, Y. ; Motohashi, N. ; Matsui, S. ; Soejima, K. ; Amakawa, S. ; Masu, K. ; Kawano, M.
Author_Institution :
NEC Electron. Corp., Sagamihara
Abstract :
We have developed a 3-D packaging technology called SMAFTI (SMArt chip connection with FeedThrough Interposer), which enables the implementation of a new memory/logic-interconnect hierarchy. Through experiments, we were able to confirm practical performance of this technology. We implemented a new die bonding process and the multilayer interconnect technology to form over a thousand parallel interconnects between memory and logic dies. Implementation of the new process was achieved with high productivity and low process costs. We characterized the interlaminar horizontal wiring by S-parameter measurement up to 40 GHz and confirmed its potential for high-speed signal transmission at over 10 Gb/s.
Keywords :
integrated circuit interconnections; integrated memory circuits; microassembling; packaging; 3-D packaging technology; S-parameter; SMAFTI packaging technology; die bonding; feedthrough Interposer; frequency 40 GHz; high-speed signal transmission; interlaminar horizontal wiring; memory/logic-interconnect hierarchy; multilayer interconnect technology; smart chip connection; Packaging;
Conference_Titel :
Interconnect Technology Conference, 2009. IITC 2009. IEEE International
Conference_Location :
Sapporo, Hokkaido
Print_ISBN :
978-1-4244-4492-2
Electronic_ISBN :
978-1-4244-4493-9
DOI :
10.1109/IITC.2009.5090393