DocumentCode :
2166265
Title :
Capacitance enhancement techniques for sub-100 nm trench DRAMs
Author :
Gutsche, M. ; Seidl, H. ; Luetzen, J. ; Birner, A. ; Hecht, T. ; Jakschik, S. ; Kerber, M. ; Leonhardt, M. ; Moll, P. ; Pompl, T. ; Reisinger, H. ; Rongen, S. ; Saenger, A. ; Schroeder, U. ; Sell, B. ; Wahl, A. ; Schumann, D.
Author_Institution :
Infineon Technol., Munich, Germany
fYear :
2001
fDate :
2-5 Dec. 2001
Abstract :
Essential techniques that allow further scaling of trench DRAMs beyond 100 nm have been developed. Al/sub 2/O/sub 3/ was implemented as a high-k node dielectric in silicon-insulator-silicon trench capacitors. Al/sub 2/O/sub 3/ films were deposited by ALD with excellent step coverage at aspect ratios of up to AR/spl ap/60. Even after thermal stressing at 1050/spl deg/C an effective oxide thickness (=capacitance equivalent thickness) of t/sub ox/=3.6 nm and a leakage current of well below 1 fA/cell were obtained. Both selective and non-selective HSG Si was formed inside high-aspect ratio straight and bottled trenches. On fully integrated 0.17 /spl mu/m trench DRAMs, a storage capacitance of 45 fF/cell with acceptable leakage current was achieved. Both the aluminum oxide node dielectric and the HSG silicon have thus been proven to withstand the high thermal budget required for integration into trench DRAMs. In addition, a silicon etch process was developed that allows trench aspect ratios of AR/spl ap/60 at critical dimensions of CD=80 nm.
Keywords :
DRAM chips; alumina; capacitance; dielectric thin films; etching; leakage currents; thermal stability; thin film capacitors; 0.17 micron; 1050 C; 3.6 nm; 80 nm; ALD; Al/sub 2/O/sub 3/ films; Al/sub 2/O/sub 3/ high-k node dielectric; Al/sub 2/O/sub 3/-Si; aspect ratios; capacitance enhancement techniques; capacitance equivalent thickness; effective oxide thickness; etch process; high thermal budget; high-aspect ratio bottled trenches; high-aspect ratio straight trenches; leakage current; nonselective HSG Si; selective HSG Si; silicon-insulator-silicon trench capacitors; step coverage; storage capacitance; sub-100 nm trench DRAMs; thermal stressing; trench DRAM scaling; trench aspect ratios; Capacitance; Capacitors; Etching; High K dielectric materials; High-K gate dielectrics; Leakage current; Random access memory; Shape; Silicon; Thermal stability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2001. IEDM '01. Technical Digest. International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-7050-3
Type :
conf
DOI :
10.1109/IEDM.2001.979524
Filename :
979524
Link To Document :
بازگشت