DocumentCode :
2168587
Title :
Enhanced performance of strained Strained-Si MOSFETs on CMP sige virtual substrate
Author :
Sugii, N. ; Hisamoto, D. ; Washio, K. ; Yokoyama, N. ; Kimura, S.
Author_Institution :
Central Research Laboratory, Hitachi, Ltd.
fYear :
2001
fDate :
2-5 Dec. 2001
Abstract :
Strained-Si n- and p-MOSFETs have been fabricated on a chemical-mechanical planarized (CMP) SiGe virtual substrate (VS). By applying CMP after growing the SiGe buffer layer, the surface roughness was considerably reduced, to 0.4 nm (rms). Large increases in mobility, of 120% and 42%, were obtained for electrons and holes, respectively, over the universal mobility at a vertical field of ~1.5 MV/cm. Improvements in current drive of 70% and 51% were also observed for n- and p- MOSFETs (Leff = 0.24 μm), respectively. These results indicate that the planarization of the SiGe VS is a critical technology for developing high-performance strained-Si CMOS.
Keywords :
Buffer layers; CMOS technology; Capacitive sensors; Charge carrier processes; Electron mobility; Germanium silicon alloys; MOSFETs; Rough surfaces; Silicon germanium; Surface roughness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2001. IEDM '01. Technical Digest. International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-7050-3
Type :
conf
DOI :
10.1109/IEDM.2001.979620
Filename :
979620
Link To Document :
بازگشت