DocumentCode
2168995
Title
A Complete Logic BIST Technology with No Storage Requirement
Author
Lien, Wei-Cheng ; Lee, Kuen-Jong
Author_Institution
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear
2010
fDate
1-4 Dec. 2010
Firstpage
129
Lastpage
134
Abstract
Mixed-mode BIST enhances test efficiency of digital circuits by combining the advantages of both pseudo-random and deterministic patterns. In order to apply the deterministic patterns, most traditional methods need to store some test data in external testers or on-chip memory. In this paper we present a novel mixed-mode BIST technique by which all deterministic patterns can be generated on chip in real time and thus requiring no storage device. By appropriately connecting some internal nets of the circuit under test to the inputs of the circuit, together with a set of pseudo-random patterns, this BIST scheme can reach full fault coverage in a very short time. Experimental results show that all irredundant stuck-at faults in each of the ISCAS85 benchmarks can be detected in less than 1000 test cycles with no storage space required.
Keywords
automatic test pattern generation; built-in self test; integrated circuit testing; logic testing; ISCAS85 benchmark; deterministic patterns; logic BIST technology; mixed mode BIST; Algorithm design and analysis; Built-in self-test; Circuit faults; Fault detection; Read only memory; System-on-a-chip; Logic BIST; mixed-mode testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium (ATS), 2010 19th IEEE Asian
Conference_Location
Shanghai
ISSN
1081-7735
Print_ISBN
978-1-4244-8841-4
Type
conf
DOI
10.1109/ATS.2010.31
Filename
5692235
Link To Document