DocumentCode :
2169166
Title :
Prototype hardware implementation of a single-chip multiprocessor with a split-transaction bus
Author :
Manjikian, Naraig ; Reed, James
Author_Institution :
Dept. of Electr. & Comput. Eng., Queen´´s Univ., Kingston, Ont., Canada
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
404
Lastpage :
407
Abstract :
This paper presents the results for a prototype hardware implementation in programmable logic of a single-chip cache-coherent multiprocessor based on a split-transaction bus. This implementation provides the basis for further research prototyping to investigate architectures and applications for processor-memory integration. A 4-processor system synthesized for a Xilinx XCV2000E chip consumes only 62% of the available logic resources. Operational results for the implementation collected with a logic analyzer highlight the support for multiple concurrent requests and other features of the split-transaction bus in a multiprocessor.
Keywords :
cache storage; microprocessor chips; programmable logic devices; system buses; Xilinx XCV2000E chip; logic analyzer; processor-memory integration; programmable logic; prototype hardware implementation; single-chip cache-coherent multiprocessor; split-transaction bus; Application software; Computer architecture; Hardware; Multiprocessing systems; Programmable logic arrays; Programmable logic devices; Prototypes; Software performance; Software prototyping; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and signal Processing, 2005. PACRIM. 2005 IEEE Pacific Rim Conference on
Print_ISBN :
0-7803-9195-0
Type :
conf
DOI :
10.1109/PACRIM.2005.1517311
Filename :
1517311
Link To Document :
بازگشت