Title :
Interconnect inductance effects on delay and crosstalk for long on-chip nets with fast input slew rates
Author :
Lee, Mankoo ; Hill, Anthony ; Darley, Merrick H.
Author_Institution :
Digital Compression Products, Texas Instrum. Inc., Dallas, TX, USA
fDate :
31 May-3 Jun 1998
Abstract :
In this paper, we address the significance of parasitic inductance on designing signal coupling shields and clock tree distributions in terms of input slew rate and interconnect length by using 3D RLC parasitic extraction and Spice simulation for 500 MHz clocks and 0.15 μm process interconnect technology. We report a larger crosstalk deviation under fast input slew rates and a higher clock skew variation due to wiring inductive effect for low resistive long nets which should be considered for future high-speed design. In addition, we propose a feasible one-level interleaved clock shielding scheme with optimized dimensions for a minimal clock skew and compare it to a worst case signal coupling three-level clock shielding scheme
Keywords :
SPICE; VLSI; clocks; crosstalk; delays; digital integrated circuits; digital simulation; inductance; integrated circuit design; integrated circuit interconnections; wiring; 0.15 micron; 3D RLC parasitic extraction; 500 MHz; Spice simulation; clock tree distributions; crosstalk; delay; high-speed design; input slew rates; interconnect inductance effects; minimal clock skew; on-chip nets; one-level interleaved clock shielding scheme; parasitic inductance; process interconnect technology; signal coupling shields; wiring inductive effect; Clocks; Conductivity; Crosstalk; Delay effects; Frequency; Inductance; Integrated circuit interconnections; LAN interconnection; RLC circuits; Silicon;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.706888