DocumentCode :
2170250
Title :
Capture in Turn Scan for Reduction of Test Data Volume, Test Application Time and Test Power
Author :
You, Zhiqiang ; Huang, Jiedi ; Inoue, Michiko ; Kuang, Jishun ; Fujiwara, Hideo
Author_Institution :
Software Sch., Hunan Univ., Changsha, China
fYear :
2010
fDate :
1-4 Dec. 2010
Firstpage :
371
Lastpage :
374
Abstract :
With the exponential increase of transistor counts, scan design encounters several problems such as large test data volume, long test application time and high test power. In this paper, we propose a new method to reduce test data volume, test application time and also average and peak power during test. The proposed method is based on a scan chain disabling technique where only one internal sub scan chain is active at a time. Though our method makes a sacrifice of test generation time, instead, we can achieve reduction of test data volume, test application time and test power together. Experimental results show the effectiveness of the proposed method.
Keywords :
design for testability; integrated circuit testing; design for testability; scan chain disabling technique; test application time reduction; test data volume reduction; test power reduction; turn scan; Circuit faults; Clocks; Conferences; Filling; Logic gates; Power dissipation; Testing; design for testability; low power testing; scan chain disabling; test generation; test volume reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2010 19th IEEE Asian
Conference_Location :
Shanghai
ISSN :
1081-7735
Print_ISBN :
978-1-4244-8841-4
Type :
conf
DOI :
10.1109/ATS.2010.70
Filename :
5692275
Link To Document :
بازگشت