DocumentCode
2170264
Title
A Test Integration Methodology for 3D Integrated Circuits
Author
Chou, Che-Wei ; Li, Jin-Fu ; Chen, Ji-Jan ; Kwai, Ding-Ming ; Chou, Yung-Fa ; Wu, Cheng-Wen
Author_Institution
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
fYear
2010
fDate
1-4 Dec. 2010
Firstpage
377
Lastpage
382
Abstract
The three-dimensional (3D) integration technology using through silicon via (TSV) provides many benefits over the 2D integration technology. Although many different manufacturing technologies for 3D integrated circuits (ICs) have been presented, some challenges should be overcome before the volume production of 3D ICs. One of the challenges is the testing of 3D ICs. This paper proposes test integration interfaces for controlling the design-for-test circuits in the dies of a 3D IC. The test integration interfaces can support the pre-bond, known-good stack, and post-bond tests. The minimum number of required test pads of the proposed test interface for pre-bond test using is only four. Furthermore, the test interface is compatible with the IEEE 1149.1 standard for the board-level testing. Simulation results show that the area overhead of the proposed test interfaces for a 3D IC with two dies in which each die implements the function of ITC´99 b19 benchmark is only about 0.15%.
Keywords
IEEE standards; integrated circuit testing; three-dimensional integrated circuits; 3D integrated circuits; IEEE 1149.1 standard; board level testing; known good stack; postbond test; prebond test; test integration methodology; three dimensional integration technology; through silicon via; Registers; Strontium; Switches; Testing; Three dimensional displays; Through-silicon vias; 1149.1; 3D IC; Test; test integration; test interface;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium (ATS), 2010 19th IEEE Asian
Conference_Location
Shanghai
ISSN
1081-7735
Print_ISBN
978-1-4244-8841-4
Type
conf
DOI
10.1109/ATS.2010.71
Filename
5692276
Link To Document