DocumentCode :
2170544
Title :
A low-power fat tree-based optical Network-On-Chip for multiprocessor system-on-chip
Author :
Gu, Huaxi ; Xu, Jiang ; Zhang, Wei
Author_Institution :
ECE, Hong Kong Univ. of Sci. & Technol., Hong Kong
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
3
Lastpage :
8
Abstract :
Multiprocessor system-on-chip (MPSoC) is an attractive platform for high-performance applications. Networks-on-chip (NoCs) can improve the on-chip communication bandwidth of MPSoCs. However, traditional metallic interconnects consume significant amount of power to deliver even higher communication bandwidth required in the near future. Optical NoCs are based on CMOS-compatible optical waveguides and microresonators, and promise significant bandwidth and power advantages. This paper proposes a fat tree-based optical NoC (FONoC) including its topology, floorplan, protocols, and a low-power and low-cost optical router, optical turnaround router (OTAR). Different from other optical NoCs, FONoC does not require building a separate electronic NoC for network control. It carries both payload data and network control data on the same optical network, while using circuit switching for the former and packet switching for the latter. The FONoC protocols are designed to minimize network control data and the related power consumption. An optimized turnaround routing algorithm is designed to utilize the low-power feature of OTAR, which can passively route packets without powering on any microresonator in 40% of all cases. Comparing with other optical routers, OTAR has the lowest optical power loss and uses the lowest number of microresonators. An analytical model is developed to characterize the power consumption of FONoC. We compare the power consumption of FONoC with a matched electronic NoC in 45 nm, and show that FONoC can save 87% power comparing with the electronic NoC on a 64-core MPSoC. We simulate the FONoC for the 64-core MPSoC and show the end-to-end delay and network throughput under different offered loads and packet sizes.
Keywords :
CMOS integrated circuits; integrated optoelectronics; low-power electronics; metallisation; network routing; network-on-chip; optical waveguides; trees (mathematics); CMOS-compatible optical waveguides; circuit switching; end-to-end delay; low-cost optical router; low-power fat tree-based optical network-on-chip; metallic interconnects; microresonator; multiprocessor system-on-chip; network control data; network throughput; on-chip communication bandwidth; optimized turnaround routing algorithm; packet switching; power consumption; power loss; size 45 nm; Bandwidth; Energy consumption; Microcavities; Multiprocessing systems; Network-on-a-chip; Optical fiber networks; Optical interconnections; Optical packet switching; Optical waveguides; Protocols;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090624
Filename :
5090624
Link To Document :
بازگشت