DocumentCode :
2170619
Title :
Test Time Analysis for IEEE P1687
Author :
Zadegan, Farrokh Ghani ; Ingelsson, Urban ; Carlsson, Gunnar ; Larsson, Erik
Author_Institution :
Linkoping Univ., Linköping, Sweden
fYear :
2010
fDate :
1-4 Dec. 2010
Firstpage :
455
Lastpage :
460
Abstract :
The IEEE P1687 (IJTAG) standard proposal aims at providing a standardized interface between on-chip embedded logic (instruments), such as scan-chains and temperature sensors, and the IEEE 1149.1 standard which provides test data transport and test protocol for board test. A key feature in P1687 is to include Select Instrument Bits (SIBs) in the scan path to allow flexibility in test architecture design and test scheduling. This paper presents algorithms to compute the test time in a P1687 context. The algorithms are based on analysis for flat and hierarchical test architectures, considering two test schedule types - concurrent and sequential test scheduling. Furthermore, two types of overhead are identified, i.e. control data overhead and JTAG protocol overhead. The algorithms are implemented and employed in experiments on realistic industrial designs.
Keywords :
design for testability; sequential circuits; telecommunication standards; test equipment; IEEE 1149.1; IEEE P1687; board test; on-chip embedded logic; scan path; select instrument bits; test data transport; test protocol; test time analysis; Clocks; Hip; Instruments; Logic gates; Registers; Schedules; System-on-a-chip; IEEE P1687 IJTAG; Test Architectures; Test Schedules; Test Time Calculation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2010 19th IEEE Asian
Conference_Location :
Shanghai
ISSN :
1081-7735
Print_ISBN :
978-1-4244-8841-4
Type :
conf
DOI :
10.1109/ATS.2010.83
Filename :
5692288
Link To Document :
بازگشت