DocumentCode :
2170831
Title :
Joint logic restructuring and pin reordering against NBTI-induced performance degradation
Author :
Wu, Kai-Chiang ; Marculescu, Diana
Author_Institution :
Dept. of Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
75
Lastpage :
80
Abstract :
Negative Bias Temperature Instability (NBTI), a PMOS aging phenomenon causing significant loss on circuit performance and lifetime, has become a critical challenge for temporal reliability concerns in nanoscale designs. Aggressive technology scaling trends, such as thinner gate oxide without proportional downscaling of supply voltage, necessitate a design optimization flow considering NBTI effects at the early stages. In this paper, we present a novel framework using joint logic restructuring and pin reordering to mitigate NBTI-induced performance degradation. Based on detecting functional symmetries and transistor stacking effects, the proposed methodology involves only wire perturbation and introduces no gate area overhead at all. Experimental results reveal that, by using this approach, on average 56% of performance loss due to NBTI can be recovered. Moreover, our methodology reduces the number of critical transistors remaining under severe NBTI and thus, transistor resizing can be applied to further mitigate NBTI effects with low area overhead.
Keywords :
MOS logic circuits; MOSFET; ageing; integrated circuit reliability; semiconductor device reliability; NBTI-induced performance degradation; PMOS aging phenomenon; circuit reliability; critical transistors; functional symmetry; joint logic restructuring; nanoscale design; negative bias temperature instability; pin reordering; temporal reliability; transistor resizing; transistor stacking effects; wire perturbation; Aging; Circuit optimization; Degradation; Design optimization; Logic; Negative bias temperature instability; Niobium compounds; Stacking; Titanium compounds; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090636
Filename :
5090636
Link To Document :
بازگشت