DocumentCode :
2171303
Title :
Multiple transient effects in SOI transistors: Systematic measurements and simulation
Author :
Weiser, D. ; Munteanu, D. ; Cristoloveanu, S. ; Faynot, O. ; Pelloie, J.L. ; Fossum, J.
Author_Institution :
Dept. of Electr. Eng., Florida Univ., Gainesville, FL, USA
fYear :
1997
fDate :
6-9 Oct 1997
Firstpage :
138
Lastpage :
139
Abstract :
The use of partially depleted SOI CMOS technology in mainstream ULSI can be limited by transient floating body effects, that make circuit design problematic. Time-dependent VT is observed in circuits, leading to unusual behaviours, such as current overshoot and undershoot. In order to properly evaluate the time-dependent floating-body effects on circuit performance, it is necessary to use a model (including both carrier generation and recombination) which predicts the transient responses of single devices to various front and back gate pulses. We present an enhanced version of SOISPICE-4.4 which provides the capabilities needed to correctly simulate floating-body transient effects in partially depleted circuits. The simulations are validated through systematic measurements over a wide range of experimental conditions: carrier generation and recombination-based transients, single and dual gate, back and front gate, various gate geometries. Most experiments were conducted at low VD (to avoid impact-ionization and self-heating, i.e., to facilitate accurate calibration of the simulator) on partially depleted NMOS transistors fabricated on UNIBOND and Low-Dose SIMOX wafers. Four families of transients have been recorded, analyzed and simulated
Keywords :
MOSFET; SPICE; semiconductor device models; silicon-on-insulator; transient analysis; SOISPICE-4.4 simulation; UNIBOND wafer; back gate pulse; carrier generation; carrier recombination; current overshoot; current undershoot; front gate pulse; low-dose SIMOX wafer; partially depleted SOI NMOS transistor; threshold voltage; transient floating body effects; CMOS technology; Circuit optimization; Circuit simulation; Circuit synthesis; Geometry; Predictive models; Pulse circuits; Pulse generation; Solid modeling; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1997. Proceedings., 1997 IEEE International
Conference_Location :
Fish Camp, CA
ISSN :
1078-621X
Print_ISBN :
0-7803-3938-X
Type :
conf
DOI :
10.1109/SOI.1997.634971
Filename :
634971
Link To Document :
بازگشت