Title :
Comparing Simulation Alternatives for High-Level Abstraction Modeling of NIC´s Buffer Requirements in a Network Node
Author :
Garay, G.R. ; León, M. ; Aguilar, R. ; Alarcón, V.
Author_Institution :
Fac. de Inf., Univ. de Camaguey, Camagüey, Cuba
fDate :
Sept. 28 2010-Oct. 1 2010
Abstract :
In this paper we compare nine simulation alternatives which can be used for modeling and analysis the hardware components and processing tasks involved in processing a packet flow entering in a network node. In particular, we focus on the capabilities of these alternatives that can be employed for validating an analytical model based on Real-Time Calculus for the performance evaluation of the NIC´s buffer requirements at high-level abstraction.
Keywords :
calculus; data structures; NIC buffer; hardware component; high level abstraction modeling; network node; packet flow; tasks processing; Adaptation model; Analytical models; Computational modeling; Data models; Hardware; Hardware design languages; Object oriented modeling;
Conference_Titel :
Electronics, Robotics and Automotive Mechanics Conference (CERMA), 2010
Conference_Location :
Morelos
Print_ISBN :
978-1-4244-8149-1
DOI :
10.1109/CERMA.2010.94