DocumentCode :
2171838
Title :
Analog layout synthesis - Recent advances in topological approaches
Author :
Graeb, H. ; Balasa, F. ; Castro-Lopez, R. ; Chang, Y.-W. ; Fernandez, F.V. ; Lin, P.-H. ; Strasser, M.
Author_Institution :
Inst. for EDA, Tech. Univ. Muenchen, Munich
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
274
Lastpage :
279
Abstract :
This paper gives an overview of some recent advances in topological approaches to analog layout synthesis and in layout-aware analog sizing. The core issue in these approaches is the modeling of layout constraints for an efficient exploration process. This includes fast checking of constraint compliance, reducing the search space, and quickly relating topological encodings to placements. Sequence-pairs, B*-trees, circuit hierarchy and layout templates are described as advantageous means to tackle these tasks.
Keywords :
analogue integrated circuits; integrated circuit layout; tree data structures; trees (mathematics); B-trees; analog layout synthesis; circuit hierarchy; layout aware analog sizing; layout templates; sequence pairs; topological encodings; Circuit synthesis; Computer science; Electronic design automation and methodology; Encoding; Genetic algorithms; Information systems; Microelectronics; Shape; Simulated annealing; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090670
Filename :
5090670
Link To Document :
بازگشت