DocumentCode :
2171950
Title :
Clock generation using delay lock loop with dual control for PET/CT
Author :
Senthilnathan, S. ; Balaji, S. ; Prithiviraj, R.
Author_Institution :
A.V.C. Coll. of Eng., Mayiladuthurai, India
fYear :
2013
fDate :
21-23 Sept. 2013
Firstpage :
98
Lastpage :
102
Abstract :
Delay locked loop (DLL) has emerged as a viable alternative to the traditional oscillator based phase locked loops. With its first order loop characteristics, a DLL is both easier to stabilize and has no jitter accumulation. This paper describes the design consideration and techniques to achieve high accuracy in a wide range of applications where power consumption issue and false locking can be avoided. The proposed DLL have been used for positron emission tomography/computed tomography (PET/CT) and it has two control voltages, which controls the delay element of the voltage controlled delay line, thereby the jitter is reduced. This circuitry is free from false lock and it has low phase sensitive error. Static D flip flop is used to reduce the power. DLL is used in medical applications and it operates at 1GHz.
Keywords :
biomedical electronics; computerised tomography; delay lock loops; jitter; positron emission tomography; CT; PET; computed tomography; control voltage; delay lock loop; frequency 1 GHz; jitter reduction; medical application; oscillator based phase locked loop; phase sensitive error; positron emission tomography; power consumption; static D flip flop; Computed tomography (CT); Delay-locked loop (DLL); Positron Emission Tomography (PET);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Electronic Systems (ICAES), 2013 International Conference on
Conference_Location :
Pilani
Print_ISBN :
978-1-4799-1439-5
Type :
conf
DOI :
10.1109/ICAES.2013.6659369
Filename :
6659369
Link To Document :
بازگشت