DocumentCode :
2172029
Title :
Parallel transistor level full-chip circuit simulation
Author :
Peng, He ; Cheng, Chung-Kuan
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of California, La Jolla, CA
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
304
Lastpage :
307
Abstract :
In this paper, we present a fully parallel transistor level full-chip circuit simulation tool with SPICE-accuracy for general circuit designs. The proposed overlapping domain decomposition approach partitions the circuit into a linear subdomain and multiple non-linear subdomains based on circuit non-linearity and connectivity. Parallel iterative matrix solver is used to solve the linear domain while non-linear subdomains are parallelly distributed into different processors topologically and solved by direct solver. To achieve maximum parallelism, device model evaluation is done parallelly. Parallel domain decomposition technique is used to iteratively solve the different partitions of the circuit and ensure convergence. Orders of magnitude speedup over SPICE is observed for sets of largescale circuit designs on up to 64 processors.
Keywords :
SPICE; circuit simulation; SPICE; general circuit designs; linear subdomain; parallel domain decomposition technique; parallel iterative matrix solver; parallel transistor level full-chip circuit simulation; Circuit simulation; Circuit synthesis; Computational modeling; Concurrent computing; Convergence; Matrix decomposition; Parallel processing; SPICE; Scalability; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090677
Filename :
5090677
Link To Document :
بازگشت