DocumentCode :
2172327
Title :
Efficient emulation of quantum circuits on classical hardware
Author :
Conceicao, Calebe ; Reis, Ricardo
Author_Institution :
Graduate Program in Computer Science (PPGC), Universidade Federal do Rio Grande do Sul (UFRGS), Porto Alegre, Brazil, RS 91501-570
fYear :
2015
fDate :
24-27 Feb. 2015
Firstpage :
1
Lastpage :
4
Abstract :
Current approaches for emulation of quantum algorithms on classical parallel hardware like FPGA suffer with three main issues: exponential usage of logic elements, synthesis takes exponential time and difficulty of implementation. In this paper we propose a processor architecture capable of efficiently emulate quantum circuits, reducing the mishaps of previous similar proposals. We compare our results to previous works with respect to a common benchmark and validate the architecture using FPGA. Our approach has better scalability in logic cell usage, a better management of the need of re-synthesis and easier implementation.
Keywords :
Computational modeling; Computer architecture; Field programmable gate arrays; Integrated circuit modeling; Logic gates; Quantum computing; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits & Systems (LASCAS), 2015 IEEE 6th Latin American Symposium on
Conference_Location :
Montevideo, Uruguay
Type :
conf
DOI :
10.1109/LASCAS.2015.7250404
Filename :
7250404
Link To Document :
بازگشت