DocumentCode :
2172380
Title :
Analyzing the impact of process variations on parametric measurements: Novel models and applications
Author :
Reda, Sherief ; Nassif, Sani R.
Author_Institution :
Div. of Eng., Brown Univ., Providence, RI
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
375
Lastpage :
380
Abstract :
In this paper we propose a novel statistical framework to model the impact of process variations on semiconductor circuits through the use of process sensitive test structures. Based on multivariate statistical assumptions, we propose the use of the expectation-maximization algorithm to estimate any missing test measurements and to calculate accurately the statistical parameters of the underlying multivariate distribution. We also propose novel techniques to validate our statistical assumptions and to identify any outliers in the measurements. Using the proposed model, we analyze the impact of the systematic and random sources of process variations to reveal their spatial structures. We utilize the proposed model to develop a novel application that significantly reduces the volume, time, and costs of the parametric test measurements procedure without compromising its accuracy. We extensively verify our models and results on measurements collected from more than 300 wafers and over 25 thousand die fabricated at a state-of-the-art facility. We prove the accuracy of our proposed statistical model and demonstrate its applicability towards reducing the volume and time of parametric test measurements by about 2.5 - 6.1times at absolutely no impact to test quality.
Keywords :
expectation-maximisation algorithm; integrated circuit testing; semiconductor device manufacture; semiconductor process modelling; statistical analysis; expectation-maximization algorithm; missing test measurements; multivariate distribution; multivariate statistical assumptions; parametric test measurement; process sensitive test structure; process variation impact; random sources; semiconductor circuits; spatial structures; statistical framework; statistical model; statistical parameters; systematic sources; Circuit testing; Costs; Expectation-maximization algorithms; Laboratories; Manufacturing processes; Process design; Semiconductor device modeling; Semiconductor device testing; Time measurement; Volume measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090692
Filename :
5090692
Link To Document :
بازگشت