DocumentCode :
2172942
Title :
Reducing the signal Electromigration effects on different logic gates by cell layout optimization
Author :
Posser, Gracieli ; de Paris, Lucas ; Mishra, Vivek ; Jain, Palkesh ; Reis, Ricardo ; Sapatnekar, Sachin S.
Author_Institution :
Universidade Federal do Rio Grande do Sul (UFRGS) - PPGC/PGMicro - Porto Alegre, RS - Brazil
fYear :
2015
fDate :
24-27 Feb. 2015
Firstpage :
1
Lastpage :
4
Abstract :
In modern integrated circuits, the Electromigration (EM) effects are not just seen on power delivery networks. EM is also an increasing problem in the internal metal wires of cells, referred as cell-internal signal Electromigration. In this work we present a detailed analysis of the cell-internal signal Electromigration effects considering different logic gates. The lifetime optimization by placing the output pin of the gates is dependent of the output wire shape and the logic of the gate. We are also presenting ways to improve the lifetime of the cells optimizing the cell layout.
Keywords :
Current density; Electromigration; Layout; Logic gates; Metals; Shape; Wires; Electromigration; Logic Gates; Physical Design; Signal Wires; cell-internal signal electromigration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits & Systems (LASCAS), 2015 IEEE 6th Latin American Symposium on
Conference_Location :
Montevideo, Uruguay
Type :
conf
DOI :
10.1109/LASCAS.2015.7250429
Filename :
7250429
Link To Document :
بازگشت