DocumentCode :
2173046
Title :
An approach to the design of low-jitter differential clock recovery circuits for high performance ADCs
Author :
Nunez, Juan ; Gines, Antonio J. ; Peralias, Eduardo J. ; Rueda, Adoracion
Author_Institution :
Instituto de Microelectrónica de Sevilla, IMSE-CNM (CSIC/Universidad de Sevilla), Av. Américo Vespucio s/n 41092, (Spain)
fYear :
2015
fDate :
24-27 Feb. 2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a design methodology for the simultaneous optimization of jitter and power consumption in ultra-low jitter clock recovery circuits (<100fsrms) for high-performance ADCs. The key idea is twofold: a) a smart parameterization of transistor sizes to have smooth dependence of specifications on the design variables, b) performing a design space sub-sampling which allows capturing the whole circuit performance for reducing computation resources and time during optimization. The proposed methodology, which can easily incorporate process voltage and temperature (PVT) variations, has been used to perform a systematic design space exploration that provides sub-100fs jitter clock recovery circuits in two CMOS commercial processes at different technological nodes (1.8V 0.18µm and 1.2V 90nm).
Keywords :
Clocks; Design methodology; Driver circuits; Jitter; Optimization; Power demand; Transistors; Clock recovery; design methodology; high-speed high-resolution ADCs; ultra-low jitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits & Systems (LASCAS), 2015 IEEE 6th Latin American Symposium on
Conference_Location :
Montevideo, Uruguay
Type :
conf
DOI :
10.1109/LASCAS.2015.7250431
Filename :
7250431
Link To Document :
بازگشت