DocumentCode :
2173310
Title :
Ternary logic implementation and its applications using CNTFET
Author :
Saketh, K. Sasi ; Monica, P. Reena
Author_Institution :
VLSI Design, VIT Univ., Chennai, India
fYear :
2013
fDate :
21-23 Sept. 2013
Firstpage :
304
Lastpage :
306
Abstract :
The prime motive of this paper is to present the ternary logic as an alternative to binary logic as it is simpler and more energy efficient because the number of gates required will be reduced using ternary logic. Also Carbon nanotube field effect transistors (CNTFET) are used to further upgrade the novel nature of the designs in this paper. The simulation results using Cadence Virtuoso reported that chip delay is reduced by implementing ternary logic using CNTFET´s. First a basic gate like inverter is designed. Later on using the same multithreshold logic a novel Analog to Digital Converter (ADC) and a variable Multilevel Voltage Detector are being designed. The novel ADC proposed in this paper uses only 3 CNTFET´s in ternary logic which is far ahead in terms of the transistor count than in normal CMOS technology binary logic ADC.
Keywords :
CMOS logic circuits; analogue-digital conversion; carbon nanotube field effect transistors; invertors; ternary logic; CMOS technology binary logic ADC; CNTFET; analog to digital converter; carbon nanotube field effect transistors; chip delay; gate like inverter; multithreshold logic; ternary logic implementation; variable multilevel voltage detector; CNTFETs; Carbon nanotubes; Detectors; Inverters; Logic gates; Multivalued logic; Threshold voltage; Cadence Virtuoso; Carbon nanotube field effect transistor (CNTFET); Multiple threshold voltage based design; Spectre; Ternary logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Electronic Systems (ICAES), 2013 International Conference on
Conference_Location :
Pilani
Print_ISBN :
978-1-4799-1439-5
Type :
conf
DOI :
10.1109/ICAES.2013.6659414
Filename :
6659414
Link To Document :
بازگشت