DocumentCode :
2173531
Title :
ASIC implementation of high speed processor for computing fast hartley transformation
Author :
Saha, Prabirkumar ; Bhattacharyya, P. ; Kumar, Dinesh ; Dandapat, Anup
Author_Institution :
Nat. Inst. of Technol. Meghalaya, Shillong, India
fYear :
2013
fDate :
21-23 Sept. 2013
Firstpage :
334
Lastpage :
336
Abstract :
The improvement in speed and power for the computation of Discrete Hartley Transformation (DHT) using parallel addition technique is well established, but all the work have been reported in gate (FPGA) level. In this paper transistor level (ASIC) implementation technique for computation of high speed processor of prime length one dimensional Fast Hartley Transformation (FHT) based on MAC is reported for the first time. Equation formulation methodology for the transformation of such processors offered a technique of parallelism, also ensure substantial reduction of pre and post processing stages, owing towards high speed operation. The functionality of these circuits was checked and performance parameters like propagation delay, dynamic power consumptions were calculated through spice spectre using 45nm CMOS technology. The implementation methodology ensure substantial reduction of propagation delay in comparison with CORDIC, parallel adder (PA), distributed arithmetic and circular convolution (CC) based implementation which is most commonly used architecture, reported so far, for DHT processors. The propagation delay of the resulting 16 point FHT processor is only ~7.68μs while the power consumption of the same was ~90.5mW only. Almost 50% improvement in speed from earlier reported FHT processors, e.g. CORDIC, PA and CC based implementation methodology, has been achieved.
Keywords :
adders; application specific integrated circuits; digital arithmetic; discrete Hartley transforms; field programmable gate arrays; ASIC; CMOS technology; CORDIC; DHT processor; FHT processor; FPGA level; MAC; circular convolution; discrete Hartley transformation; distributed arithmetic convolution; dynamic power consumption; equation formulation methodology; fast Hartley transformation; high speed processor; parallel adder; parallel addition technique; propagation delay; Computer architecture; DH-HEMTs; Equations; Mathematical model; Power demand; Propagation delay; Transforms; DHT; High Speed; MAC; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Electronic Systems (ICAES), 2013 International Conference on
Conference_Location :
Pilani
Print_ISBN :
978-1-4799-1439-5
Type :
conf
DOI :
10.1109/ICAES.2013.6659424
Filename :
6659424
Link To Document :
بازگشت